Language:
English
繁體中文
Help
回圖書館首頁
手機版館藏查詢
Login
Back
Switch To:
Labeled
|
MARC Mode
|
ISBD
High performance, high speed VLSI ar...
~
Chi, Zhipei.
Linked to FindBook
Google Book
Amazon
博客來
High performance, high speed VLSI architectures for wireless communication applications.
Record Type:
Electronic resources : Monograph/item
Title/Author:
High performance, high speed VLSI architectures for wireless communication applications./
Author:
Chi, Zhipei.
Description:
175 p.
Notes:
Source: Dissertation Abstracts International, Volume: 62-03, Section: B, page: 1502.
Contained By:
Dissertation Abstracts International62-03B.
Subject:
Engineering, Electronics and Electrical. -
Online resource:
http://pqdd.sinica.edu.tw/twdaoapp/servlet/advanced?query=3010541
ISBN:
0493199195
High performance, high speed VLSI architectures for wireless communication applications.
Chi, Zhipei.
High performance, high speed VLSI architectures for wireless communication applications.
- 175 p.
Source: Dissertation Abstracts International, Volume: 62-03, Section: B, page: 1502.
Thesis (Ph.D.)--University of Minnesota, 2001.
This thesis is devoted to high performance and high speed VLSI algorithm and architecture design of wireless transceiver building blocks which perform the two major classes of digital signal processing: adaptive least square filtering and turbo decoding.
ISBN: 0493199195Subjects--Topical Terms:
626636
Engineering, Electronics and Electrical.
High performance, high speed VLSI architectures for wireless communication applications.
LDR
:03317nmm 2200313 4500
001
1861181
005
20041111103134.5
008
130614s2001 eng d
020
$a
0493199195
035
$a
(UnM)AAI3010541
035
$a
AAI3010541
040
$a
UnM
$c
UnM
100
1
$a
Chi, Zhipei.
$3
1948791
245
1 0
$a
High performance, high speed VLSI architectures for wireless communication applications.
300
$a
175 p.
500
$a
Source: Dissertation Abstracts International, Volume: 62-03, Section: B, page: 1502.
500
$a
Adviser: Keshab K. Parhi.
502
$a
Thesis (Ph.D.)--University of Minnesota, 2001.
520
$a
This thesis is devoted to high performance and high speed VLSI algorithm and architecture design of wireless transceiver building blocks which perform the two major classes of digital signal processing: adaptive least square filtering and turbo decoding.
520
$a
Hybrid Annihilation Transformation (HAT) for pipelining QR decomposition (QRD) based least square adaptive filters has been developed. HAT provides a unified framework for the derivation of high-speed VLSI architectures of QRD-RLS, QRD-LSL, and QRD multi-channel LSL adaptive filters. In addition, Generalized annihilation reordering transformation has been proposed to show that M filtering errors can be obtained as smoothed filtering results in one clock cycle where M is pipelining or parallel processing level. The proposed transformations introduce no performance degradation no matter how deep the filter is pipelined. It allows a linear throughput speedup by linear increase in hardware complexity.
520
$a
Turbo decoding metrics aided short CRC codes error detection algorithm has been developed and applied to short frame terminated turbo codes, novel efficient tail-biting turbo codes and CRC embedded turbo codes to realize adaptive decoding and accommodate ARQ protocols. Significant coding gains can be achieved by actually increasing the transmission rate with negligible increase in power consumption.
520
$a
In addition to strategies on reducing the complexity of general block turbo decoders, a novel robust sub-optimal decoding algorithm for decoding (32,21)2 (extended BCH code over GF(2 5)) block turbo codes has been proposed. The algorithm achieves 10 -6 bit error rate at SNR 2.4 dB for AWGN channels, which is the best performance among all 2-D turbo product codes. Top level fully parallel decoding architecture and lower level high speed implementation strategies such as critical path reduction using lookahead techniques and fast finite field operations have been developed. An up to 85M bits/s decoding throughput can be achieved by using 0.18 mum, 1.5V CMOS technology.
520
$a
Iterative decoding of concatenated space-time trellis codes and convolutional codes has been studied as an initial work for further research. Extra coding gains in addition to the diversity advantage is shown to have been achieved for certain space-time trellis codes transmitted over both quasi-static and fast flat fading channels.
590
$a
School code: 0130.
650
4
$a
Engineering, Electronics and Electrical.
$3
626636
690
$a
0544
710
2 0
$a
University of Minnesota.
$3
676231
773
0
$t
Dissertation Abstracts International
$g
62-03B.
790
1 0
$a
Parhi, Keshab K.,
$e
advisor
790
$a
0130
791
$a
Ph.D.
792
$a
2001
856
4 0
$u
http://pqdd.sinica.edu.tw/twdaoapp/servlet/advanced?query=3010541
based on 0 review(s)
Location:
ALL
電子資源
Year:
Volume Number:
Items
1 records • Pages 1 •
1
Inventory Number
Location Name
Item Class
Material type
Call number
Usage Class
Loan Status
No. of reservations
Opac note
Attachments
W9179881
電子資源
11.線上閱覽_V
電子書
EB
一般使用(Normal)
On shelf
0
1 records • Pages 1 •
1
Multimedia
Reviews
Add a review
and share your thoughts with other readers
Export
pickup library
Processing
...
Change password
Login