語系:
繁體中文
English
說明(常見問題)
回圖書館首頁
手機版館藏查詢
登入
回首頁
到查詢結果
[ null ]
切換:
標籤
|
MARC模式
|
ISBD
FindBook
Google Book
Amazon
博客來
Towards Low Temperature Solid Source Synthesis of Monolayer Molybdenum Disulfide and Low Resistance Contacts to Molybdenum Disulfide-Based Devices.
紀錄類型:
書目-電子資源 : Monograph/item
正題名/作者:
Towards Low Temperature Solid Source Synthesis of Monolayer Molybdenum Disulfide and Low Resistance Contacts to Molybdenum Disulfide-Based Devices./
作者:
Tang, Alvin Universe.
出版者:
Ann Arbor : ProQuest Dissertations & Theses, : 2021,
面頁冊數:
147 p.
附註:
Source: Dissertations Abstracts International, Volume: 83-04, Section: B.
Contained By:
Dissertations Abstracts International83-04B.
標題:
Metals. -
電子資源:
http://pqdd.sinica.edu.tw/twdaoapp/servlet/advanced?query=28688333
ISBN:
9798544203575
Towards Low Temperature Solid Source Synthesis of Monolayer Molybdenum Disulfide and Low Resistance Contacts to Molybdenum Disulfide-Based Devices.
Tang, Alvin Universe.
Towards Low Temperature Solid Source Synthesis of Monolayer Molybdenum Disulfide and Low Resistance Contacts to Molybdenum Disulfide-Based Devices.
- Ann Arbor : ProQuest Dissertations & Theses, 2021 - 147 p.
Source: Dissertations Abstracts International, Volume: 83-04, Section: B.
Thesis (Ph.D.)--Stanford University, 2021.
This item must not be sold to any third party vendors.
Silicon (Si) transistors have recently reached nanometer-scale dimensions. Further gate length scaling requires thinner body channels and low resistance contacts. Yet, Si carrier mobility severely degrades at thicknesses below ~3 nm due to surface roughness, leading to lower on-state current for short gate-length transistors. MoS2 is a 2-dimensional (2D) atomically smooth semiconductor that retains its band gap and electrical properties down to single monolayers (3 atoms thick), making it appealing for transistor gate length scaling. In addition, stacking of transistors in 3 dimensions (3D) will be needed to further increase their density when 2D scaling reaches diminishing return. However, synthesizing high mobility MoS2 with thin layers and low resistance contacts has been an ongoing challenge in developing MoS2 for such applications. In addition, for many 3D heterogeneous integration applications, relatively low temperature (400-600°C) material deposition techniques are necessary, on time scales of 2 hours or less.In the first part of this thesis, we describe the chemical vapor deposition (CVD) growth of MoS2 using solid source precursors. By carefully controlling precursor amount and placement as well as optimizing the temperature heating ramp, sulfur (S) injection is optimally timed for efficient reaction with molybdenum trioxide (MoO3).In the second part, we describe efforts to make low-resistance metal contacts to MoS2. By inserting a Ta2O5 insulator layer between metal contacts and multi-layer MoS2, contact resistance can be reduced by up to 3 orders of magnitude along with significant Schottky barrier height reduction.In the final part, we report electrical characteristics of 1L MoS2 grown at 560°C with carrier mobility comparable to 1L MoS2 grown at higher temperatures, within the 600°C thermal budget for back-end-of-line (BEOL) processing and 3D integration. The record high drive currents and effective mobilities achieved on these 560°C 1L films are the best reported for solid source CVD-grown 1L MoS2 below 600°C providing an encouraging path towards utilizing MoS2 to continue transistor density scaling into the future.
ISBN: 9798544203575Subjects--Topical Terms:
601053
Metals.
Towards Low Temperature Solid Source Synthesis of Monolayer Molybdenum Disulfide and Low Resistance Contacts to Molybdenum Disulfide-Based Devices.
LDR
:03295nmm a2200313 4500
001
2349841
005
20221010063636.5
008
241004s2021 ||||||||||||||||| ||eng d
020
$a
9798544203575
035
$a
(MiAaPQ)AAI28688333
035
$a
(MiAaPQ)STANFORDgr942qn0912
035
$a
AAI28688333
040
$a
MiAaPQ
$c
MiAaPQ
100
1
$a
Tang, Alvin Universe.
$3
3689263
245
1 0
$a
Towards Low Temperature Solid Source Synthesis of Monolayer Molybdenum Disulfide and Low Resistance Contacts to Molybdenum Disulfide-Based Devices.
260
1
$a
Ann Arbor :
$b
ProQuest Dissertations & Theses,
$c
2021
300
$a
147 p.
500
$a
Source: Dissertations Abstracts International, Volume: 83-04, Section: B.
500
$a
Advisor: Wong, Hon-Sum Philip;Pop, Eric;Saraswat, Krishna.
502
$a
Thesis (Ph.D.)--Stanford University, 2021.
506
$a
This item must not be sold to any third party vendors.
520
$a
Silicon (Si) transistors have recently reached nanometer-scale dimensions. Further gate length scaling requires thinner body channels and low resistance contacts. Yet, Si carrier mobility severely degrades at thicknesses below ~3 nm due to surface roughness, leading to lower on-state current for short gate-length transistors. MoS2 is a 2-dimensional (2D) atomically smooth semiconductor that retains its band gap and electrical properties down to single monolayers (3 atoms thick), making it appealing for transistor gate length scaling. In addition, stacking of transistors in 3 dimensions (3D) will be needed to further increase their density when 2D scaling reaches diminishing return. However, synthesizing high mobility MoS2 with thin layers and low resistance contacts has been an ongoing challenge in developing MoS2 for such applications. In addition, for many 3D heterogeneous integration applications, relatively low temperature (400-600°C) material deposition techniques are necessary, on time scales of 2 hours or less.In the first part of this thesis, we describe the chemical vapor deposition (CVD) growth of MoS2 using solid source precursors. By carefully controlling precursor amount and placement as well as optimizing the temperature heating ramp, sulfur (S) injection is optimally timed for efficient reaction with molybdenum trioxide (MoO3).In the second part, we describe efforts to make low-resistance metal contacts to MoS2. By inserting a Ta2O5 insulator layer between metal contacts and multi-layer MoS2, contact resistance can be reduced by up to 3 orders of magnitude along with significant Schottky barrier height reduction.In the final part, we report electrical characteristics of 1L MoS2 grown at 560°C with carrier mobility comparable to 1L MoS2 grown at higher temperatures, within the 600°C thermal budget for back-end-of-line (BEOL) processing and 3D integration. The record high drive currents and effective mobilities achieved on these 560°C 1L films are the best reported for solid source CVD-grown 1L MoS2 below 600°C providing an encouraging path towards utilizing MoS2 to continue transistor density scaling into the future.
590
$a
School code: 0212.
650
4
$a
Metals.
$3
601053
650
4
$a
Sulfur.
$3
1027219
650
4
$a
Energy.
$3
876794
650
4
$a
Spectrum analysis.
$3
520440
650
4
$a
Semiconductors.
$3
516162
650
4
$a
Transistors.
$3
713271
650
4
$a
Lasers.
$3
535503
650
4
$a
Grain boundaries.
$3
748639
650
4
$a
Molybdenum.
$3
3681682
650
4
$a
Microscopy.
$3
540544
650
4
$a
Chemical vapor deposition.
$3
621056
650
4
$a
Optics.
$3
517925
690
$a
0791
690
$a
0752
710
2
$a
Stanford University.
$3
754827
773
0
$t
Dissertations Abstracts International
$g
83-04B.
790
$a
0212
791
$a
Ph.D.
792
$a
2021
793
$a
English
856
4 0
$u
http://pqdd.sinica.edu.tw/twdaoapp/servlet/advanced?query=28688333
筆 0 讀者評論
館藏地:
全部
電子資源
出版年:
卷號:
館藏
1 筆 • 頁數 1 •
1
條碼號
典藏地名稱
館藏流通類別
資料類型
索書號
使用類型
借閱狀態
預約狀態
備註欄
附件
W9472279
電子資源
11.線上閱覽_V
電子書
EB
一般使用(Normal)
在架
0
1 筆 • 頁數 1 •
1
多媒體
評論
新增評論
分享你的心得
Export
取書館
處理中
...
變更密碼
登入
(1)帳號:一般為「身分證號」;外籍生或交換生則為「學號」。 (2)密碼:預設為帳號末四碼。
帳號
.
密碼
.
請在此電腦上記得個人資料
取消
忘記密碼? (請注意!您必須已在系統登記E-mail信箱方能使用。)